mirror of https://github.com/torvalds/linux.git
drm/xe: Replace double space with single space after comma
Avoid using double space, ", " in function or macro parameters where it's not required by any alignment purpose. Replace it with a single space, ", ". Signed-off-by: Nitin Gote <nitin.r.gote@intel.com> Reviewed-by: Andi Shyti <andi.shyti@linux.intel.com> Link: https://patchwork.freedesktop.org/patch/msgid/20240823080643.2461992-1-nitin.r.gote@intel.com Signed-off-by: Nirmoy Das <nirmoy.das@intel.com>
This commit is contained in:
parent
13a48a0fa5
commit
cd89de14bb
|
|
@ -128,7 +128,7 @@ struct xe_reg_mcr {
|
|||
* options.
|
||||
*/
|
||||
#define XE_REG_MCR(r_, ...) ((const struct xe_reg_mcr){ \
|
||||
.__reg = XE_REG_INITIALIZER(r_, ##__VA_ARGS__, .mcr = 1) \
|
||||
.__reg = XE_REG_INITIALIZER(r_, ##__VA_ARGS__, .mcr = 1) \
|
||||
})
|
||||
|
||||
static inline bool xe_reg_is_valid(struct xe_reg r)
|
||||
|
|
|
|||
|
|
@ -985,7 +985,7 @@ int xe_guc_mmio_send_recv(struct xe_guc *guc, const u32 *request,
|
|||
BUILD_BUG_ON(FIELD_MAX(GUC_HXG_MSG_0_TYPE) != GUC_HXG_TYPE_RESPONSE_SUCCESS);
|
||||
BUILD_BUG_ON((GUC_HXG_TYPE_RESPONSE_SUCCESS ^ GUC_HXG_TYPE_RESPONSE_FAILURE) != 1);
|
||||
|
||||
ret = xe_mmio_wait32(gt, reply_reg, resp_mask, resp_mask,
|
||||
ret = xe_mmio_wait32(gt, reply_reg, resp_mask, resp_mask,
|
||||
1000000, &header, false);
|
||||
|
||||
if (unlikely(FIELD_GET(GUC_HXG_MSG_0_ORIGIN, header) !=
|
||||
|
|
|
|||
|
|
@ -182,7 +182,7 @@ int xe_guc_ct_init(struct xe_guc_ct *ct)
|
|||
spin_lock_init(&ct->fast_lock);
|
||||
xa_init(&ct->fence_lookup);
|
||||
INIT_WORK(&ct->g2h_worker, g2h_worker_func);
|
||||
INIT_DELAYED_WORK(&ct->safe_mode_worker, safe_mode_worker_func);
|
||||
INIT_DELAYED_WORK(&ct->safe_mode_worker, safe_mode_worker_func);
|
||||
init_waitqueue_head(&ct->wq);
|
||||
init_waitqueue_head(&ct->g2h_fence_wq);
|
||||
|
||||
|
|
@ -852,7 +852,7 @@ static bool retry_failure(struct xe_guc_ct *ct, int ret)
|
|||
#define ct_alive(ct) \
|
||||
(xe_guc_ct_enabled(ct) && !ct->ctbs.h2g.info.broken && \
|
||||
!ct->ctbs.g2h.info.broken)
|
||||
if (!wait_event_interruptible_timeout(ct->wq, ct_alive(ct), HZ * 5))
|
||||
if (!wait_event_interruptible_timeout(ct->wq, ct_alive(ct), HZ * 5))
|
||||
return false;
|
||||
#undef ct_alive
|
||||
|
||||
|
|
|
|||
|
|
@ -173,7 +173,7 @@ void xe_irq_enable_hwe(struct xe_gt *gt)
|
|||
if (ccs_mask & (BIT(0)|BIT(1)))
|
||||
xe_mmio_write32(gt, CCS0_CCS1_INTR_MASK, ~dmask);
|
||||
if (ccs_mask & (BIT(2)|BIT(3)))
|
||||
xe_mmio_write32(gt, CCS2_CCS3_INTR_MASK, ~dmask);
|
||||
xe_mmio_write32(gt, CCS2_CCS3_INTR_MASK, ~dmask);
|
||||
}
|
||||
|
||||
if (xe_gt_is_media_type(gt) || MEDIA_VER(xe) < 13) {
|
||||
|
|
@ -504,7 +504,7 @@ static void gt_irq_reset(struct xe_tile *tile)
|
|||
if (ccs_mask & (BIT(0)|BIT(1)))
|
||||
xe_mmio_write32(mmio, CCS0_CCS1_INTR_MASK, ~0);
|
||||
if (ccs_mask & (BIT(2)|BIT(3)))
|
||||
xe_mmio_write32(mmio, CCS2_CCS3_INTR_MASK, ~0);
|
||||
xe_mmio_write32(mmio, CCS2_CCS3_INTR_MASK, ~0);
|
||||
|
||||
if ((tile->media_gt &&
|
||||
xe_hw_engine_mask_per_class(tile->media_gt, XE_ENGINE_CLASS_OTHER)) ||
|
||||
|
|
|
|||
|
|
@ -189,7 +189,7 @@ DECLARE_EVENT_CLASS(xe_vm,
|
|||
),
|
||||
|
||||
TP_printk("dev=%s, vm=%p, asid=0x%05x", __get_str(dev),
|
||||
__entry->vm, __entry->asid)
|
||||
__entry->vm, __entry->asid)
|
||||
);
|
||||
|
||||
DEFINE_EVENT(xe_vm, xe_vm_kill,
|
||||
|
|
|
|||
Loading…
Reference in New Issue